A New High-Resolution and High-Speed Open-Loop CMOS Sample and Hold Circuit

Publish Year: 1392
نوع سند: مقاله کنفرانسی
زبان: English
View: 1,496

This Paper With 6 Page And PDF Format Ready To Download

  • Certificate
  • من نویسنده این مقاله هستم

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این Paper:

شناسه ملی سند علمی:

ICEE21_766

تاریخ نمایه سازی: 27 مرداد 1392

Abstract:

A new open loop, high resolution CMOS sample and hold (S/H) circuit is presented in this article. This structure is designed based on a new method in order to decrease dependencyof the storing charge of holding capacitors to the charge injection of transistors. It is constructed of dummy switches and auxiliarycapacitor to decrease the voltage spikes that are produced during the sampling mode. Due to the high linearity feature of ourproposed design in comparison with previous works, it has been reached to a great improvement in signal to noise ratio (SNR) upto about 15dB. Also, its ENOB have been increased to 16 bits.Another advantages of our proposed design are its lower power dissipation and its high input voltage range. Also the optimumfunctionality of our proposed circuit does not damaged by the process variations in different corners. As our proposed S/H circuit has been designed in open loop structure, it is suitable for high speed applications.

Keywords:

Sample and hold circuit , High linear , High speed sampling , Analog to digital converter