## عنوان مقاله: FinFET-based Full Adder using SDTSPC Logic with High Performance ## محل انتشار: فصلنامه بین المللی مهندسی مکاترونیک ، برق و کامپیوتر, دوره 10, شماره 38 (سال: 1399) تعداد صفحات اصل مقاله: 6 # نویسندگان: Amir Baghi Rahin - Department of Electrical Engineering, Sardroud Branch, Islamic Azad University Sardroud, Iran Vahid Baghi Rahin - Department of Electrical Engineering, Sardroud Branch, Islamic Azad University Sardroud, Iran ### خلاصه مقاله: This paper presents an optimized design of SDTSPC logic (stacked diode transistor based TSPC) using FinFET transistors for 1-bit full adder. The analysis was performed for average power consumption, leakage power, propagation delay and power delay product (PDP) for different supply voltages, loads and temperatures. Comparing the proposed FinFET-based full adder design with MOSFET-based SDTSPC full adder, we achieved a 96.Y6% improvement in leakage power consumption. The proposed scheme is also compared with several previous designs and based on different simulations, the proposed FinFET-based full adder exhibits excellent performance. The .proposed high-efficiency full adder cell operates at low voltages (o.F V) even with large capacitors کلمات کلیدی: SDTSPC (stacked diode transistor based TSPC) logic, FinFET transistor, power delay product (PDP), TSPC logic # لینک ثابت مقاله در پایگاه سیویلیکا: https://civilica.com/doc/1242050