CIVILICA We Respect the Science
(ناشر تخصصی کنفرانسهای کشور / شماره مجوز انتشارات از وزارت فرهنگ و ارشاد اسلامی: ۸۹۷۱)

A 10-bit 250MS/s Pipelined ADC With a Merged S/H & 1st Stage Using an Optimal Opamp Sharing Technique

عنوان مقاله: A 10-bit 250MS/s Pipelined ADC With a Merged S/H & 1st Stage Using an Optimal Opamp Sharing Technique
شناسه ملی مقاله: ICEE19_396
منتشر شده در نوزدهمین کنفرانس مهندسی برق ایران در سال 1390
مشخصات نویسندگان مقاله:

Mohammad Reza Ashraf - Integrated Circuits Design Laboratory Department of Electrical EngineeringAmirkabir University of TechnologyTehran, Iran
Mohammad Yavari

خلاصه مقاله:
This paper presents a very high-speed low-power 10- bit pipelined ADC in a 90nm CMOS technology. A modifiedopamp-sharing technique is proposed which enables merging the S/H and first stage with optimum power saving. The new technique saves power by changing the bias currents of the input and output stages of the amplifier. Stage scaling and low power dynamic comparators are also utilized to reduce power consumption more effectively. Using this approach, a 10-bit 250MSample/s pipelined ADC has been designed in a 90nm CMOS technology. According to HSPICE simulation results, the ADC achieves a 54.5dB SNDR with a nyquist-rate, 1Vp-p,diff input signal while consuming only 29mW with a 1V supply voltage.

صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/153969/