A Developed Adding and Latency Reducing Method for High Speed Pipelined Adders

Publish Year: 1390
نوع سند: مقاله کنفرانسی
زبان: English
View: 1,339

This Paper With 5 Page And PDF Format Ready To Download

  • Certificate
  • من نویسنده این مقاله هستم

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این Paper:

شناسه ملی سند علمی:

ICEE19_564

تاریخ نمایه سازی: 14 مرداد 1391

Abstract:

In the majority of the digital designs, adder is the basic building block of the most computational systems. Recently, increasing the speed of adders has been a challenging issue for most of researchers. In this article, a developed adding method is proposed for half adder (HA) based pipeline adders where the output evaluating and latching operations are combined together. As the output functions delay is divided into both halves of clocks, the speed would be enhanced by factor of two. Also a novel algorithm is presented for diminishing the latency of the adders. The adder is operated at 4.76 GHz clock frequency in standard 0.18 μm CMOS technology with 1.8 V supply voltage. Simulations are performed using Hspice (level 49) to compare five high speed adders with different structures. The results validate the effective performance of the proposed method

Authors

Tohid Morady

Microelectronics Research Laboratory Urmia University