CIVILICA We Respect the Science
(ناشر تخصصی کنفرانسهای کشور / شماره مجوز انتشارات از وزارت فرهنگ و ارشاد اسلامی: ۸۹۷۱)

A Low Jitter 110MHz 16-Phase Delay Locked Loop Based on a Simple and Sensitive Phase Detector

عنوان مقاله: A Low Jitter 110MHz 16-Phase Delay Locked Loop Based on a Simple and Sensitive Phase Detector
شناسه ملی مقاله: ICEE21_538
منتشر شده در بیست و یکمین کنفرانس مهندسی برق ایران در سال 1392
مشخصات نویسندگان مقاله:

Sarang Kazeminia - Urmia University
Khayrollah Hadidi
Abdollah Khoei

خلاصه مقاله:
A 16-phases low jitter delay locked loop, DLL, based on a simple phase detector is proposed in 0.35μm CMOS process. Moreover, a sensitive phase detector is introducedwhich detects small phase differences of input and generated clock signals. High sensitivity, besides the simplicity reduces thedead zone of the phase detector and yields a better clock jitter, consequently. A new strategy of common mode level setting isproposed for differential delay elements which no longerintroduce extra parasitics on output nodes. Also, the input differential clock is carefully transferred inside the chip toconsiderably reduce the noise effect of power supply. Post- Layout simulation results confirm the RMS jitter of about 6.7psat 20MHz and 2ps at 100MHz input clock frequency when the 3.3v power supply is subject to 75mv peak-to-peak noise. Total power consumption reaches from 7.5mW to 16.5mW when the operating frequency increases from 20MHz to 100MHz

صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/208595/