CIVILICA We Respect the Science
(ناشر تخصصی کنفرانسهای کشور / شماره مجوز انتشارات از وزارت فرهنگ و ارشاد اسلامی: ۸۹۷۱)

A Reduced-Sample-Rate 2-2-0 MASH-Delta-Sigma-Pipeline ADC Architecture

عنوان مقاله: A Reduced-Sample-Rate 2-2-0 MASH-Delta-Sigma-Pipeline ADC Architecture
شناسه ملی مقاله: ICEE21_583
منتشر شده در بیست و یکمین کنفرانس مهندسی برق ایران در سال 1392
مشخصات نویسندگان مقاله:

Reza Mohammadi - Faculty of ECE, K. N. Toosi University of Technology, Tehran, Iran
Hossein Shamsi

خلاصه مقاله:
In this paper, a reduced-sample-rate 2-2-0 deltasigma- pipeline analog-to-digital converter (ADC) is presented. The proposed architecture offers the possibility of implementingthe reduced-sample-rate structure on higher order modulator without having stability or digital-to-analog converter (DAC)linearity problems. By the presented implementation approach some digital filters are eliminated, saving power at the digital part of the ADC. Implementing the reduced-sample rate structure on 2-2-0 MASH delta-sigma ADC with the OSR of 8, causes the 8-bit pipeline quantizer to work two times lower thanthe overall frequency at the expense of 1.5dB losses in SNR, and this is rewarding in high bandwidth applications. System level simulation using MATLAB/SIMULINK verifies the usefulness of the presented structure and 70dB SNR is achieved after the first decimation.

صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/208640/