A Transistor-Level Placement Tool for Asynchronous Circuits
عنوان مقاله: A Transistor-Level Placement Tool for Asynchronous Circuits
شناسه ملی مقاله: ACCSI09_095
منتشر شده در نهمین کنفرانس سالانه انجمن کامپیوتر ایران در سال 1382
شناسه ملی مقاله: ACCSI09_095
منتشر شده در نهمین کنفرانس سالانه انجمن کامپیوتر ایران در سال 1382
مشخصات نویسندگان مقاله:
Saleh - ۱Department of Computer Eng. and IT, Amirkabir University of Technology، Iran
Pedram - Department of Computer Eng. and IT, Amirkabir University of Technology، Iran
Zamani - Department of Computer Eng. and IT, Amirkabir University of Technology، Iran
Naderi - Department of Computer Eng. and IT, Amirkabir University of Technology، Iran
خلاصه مقاله:
Saleh - ۱Department of Computer Eng. and IT, Amirkabir University of Technology، Iran
Pedram - Department of Computer Eng. and IT, Amirkabir University of Technology، Iran
Zamani - Department of Computer Eng. and IT, Amirkabir University of Technology، Iran
Naderi - Department of Computer Eng. and IT, Amirkabir University of Technology، Iran
Although asynchronous circuits are accepted as low-power, low-EMI and high-performance circuits, the roadblock to wide acceptance of asynchronous design methodology is poor CAD support, especially physical design tool. There are few academic design tools for
asynchronous circuit design and synthesis, but there is neither a published tool nor a published document on physical design of these circuits. Since there are noncomplementary CMOS circuits in the netlist synthesized using Caltech synthesis method, the commercial cell-based
placement tools can’t be used. In this paper we have presented a design flow for placement of asynchronous circuits at transistor-level considering their timing constraints.
کلمات کلیدی: Asynchronous Circuit, Physical Design, Placement and Isochronic Fork
صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/45806/