CIVILICA We Respect the Science
(ناشر تخصصی کنفرانسهای کشور / شماره مجوز انتشارات از وزارت فرهنگ و ارشاد اسلامی: ۸۹۷۱)

Design of New Full-Swing and Energy-Efficient Full Adder for Low- Power and Low-Voltage Designs

عنوان مقاله: Design of New Full-Swing and Energy-Efficient Full Adder for Low- Power and Low-Voltage Designs
شناسه ملی مقاله: ISCEE18_218
منتشر شده در هجدهمین کنفرانس ملی دانشجویی مهندسی برق ایران در سال 1394
مشخصات نویسندگان مقاله:

Milad Jalalian Abbasi Morad - Department of Electronic Engineering, Imam Reza International University, Mashhad, Iran
Seyyed Reza Talebiyan - Department of Electronic Engineering, Imam Reza International University, Mashhad, Iran
Ebrahim Pakniyat - Department of Electronic Engineering, Imam Reza International University, Mashhad, Iran

خلاصه مقاله:
This paper, presents a new design for 1-bit full adder cell using hybrid-CMOS logic style. The proposed full adder design exhibits low PDP, full-swing operation, excellent driving capabilities. The new full adder has also excellent performance at low values of power supply, so this circuit is a suitable choice for low-power applications and low-voltage designs. According to the simulation results, the proposed full adder has the bestpower consumption, propagation delay and power-delay product compared to its counterparts, such that the power-delay product of the proposed full adder is 30% better than the next best PDP. HSPICE simulations using TSMC 0.18-μm technology with a power supply of 1.8V was utilized to evaluate the performance of the circuits.

کلمات کلیدی:
Full Adder, High-Performance, Hybrid- CMOS, Low-Power, Low-Voltage, VLSI

صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/471619/