High Speed ۱۰ Bit Segmented Current Steering DAC

Publish Year: 1395
نوع سند: مقاله کنفرانسی
زبان: English
View: 472

This Paper With 10 Page And PDF Format Ready To Download

  • Certificate
  • من نویسنده این مقاله هستم

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این Paper:

شناسه ملی سند علمی:

IRCEM01_109

تاریخ نمایه سازی: 25 آذر 1395

Abstract:

The ۱۰ bits segmented current steering DAC in ۹۰nm CMOS technology is investigated and simulation results are considered in this work. This architecture comprises two separated structure, one of them ۴ bit binary weighted current steering and another ۶ bit unit element. To reach acceptable current source variation due to the supply voltage several architecture are considered finally the presented current reference could satisfy the requirements. Thermometer coding is used to improve the performance, as one bit changes at a time so glitches and DNL are reduced. To select which current cell is on at the moment, the matrix architecture is utilized that uses fully digital operation. All digital processing units are implemented using NAND standard logic gate that may results less propagation delay time hence higher operating frequency. High gain opamp is not utilized at the output node because of its frequency limitation. To reduce the error caused by the output resistance of the current sources, cascade current sink is applied. The goal of this paper is to reach highest reasonable input update rate. Finally at ۲۰۰MHz input word update rate |DNL|=۰.۲۶ LSB and |INL|=۱.۲ LSB are achieved. Total power consumption is ۱۰.۷۷ mW.

Authors

p Soleimani Abhari

Ph.D student, Department of Electrical and Electronics, Faculty of engineering, South Tehran branch, Islamic Azad University, Tehran, Iran

F Razaghian

Assistant professor, Department of Electrical and Electronics, Faculty of engineering, South Tehran branch, Islamic Azad University, Tehran, Iran

M Mirzabagheri

Ph.D student, Department of Electrical and Electronics, Faculty of engineering, South Tehran branch, Islamic Azad University, Tehran, Iran

مراجع و منابع این Paper:

لیست زیر مراجع و منابع استفاده شده در این Paper را نمایش می دهد. این مراجع به صورت کاملا ماشینی و بر اساس هوش مصنوعی استخراج شده اند و لذا ممکن است دارای اشکالاتی باشند که به مرور زمان دقت استخراج این محتوا افزایش می یابد. مراجعی که مقالات مربوط به آنها در سیویلیکا نمایه شده و پیدا شده اند، به خود Paper لینک شده اند :
  • A. V. Den Bosch, M. Borremans, M. Steyaert, and W. ...
  • Chueh-Hao Yu, Ching-Hsuan Hsieh, Tim-Kuei Shia and, Wen-Tzao Chen. (2008). ...
  • H. U. Post and K. Schoppe. (1983)A 14 bit monotonic ...
  • J. Naylor.(1990) A complete high-speed voltage output monolithic DAC, " ...
  • Jing Cao, Haiqing Lin, Yihai Xiang, Chungpao Kao, and Ken ...
  • J. Deveugele, and M.S.J. Steyaert. (2006). A 10-bit 250-MS/s _ ...
  • K. Parthasarathy, T. Kuyel, Z. Yu, D. Chen, and R. ...
  • Ling Yuan, Weining Ni, Yin Shi, and F.F. Dai. (2007). ...
  • M. Borremans, A. V. den Bosch, M. Steyaert, and W. ...
  • M. J. M. Pelgrom. (1990) .A 10-b 50-MHz CMOS D/A ...
  • R. Jacob Baker , CMOS Circuit Design. (1964). Layout, and ...
  • S. Haider, and H. Gustat. (2007). A 30 GS/s 4-Bit ...
  • T. Chen, P. Geens, G. Van der Plas, W. Dehaene, ...
  • Tyler Moody, Dr. Saiyu Ren, Dr. Robert Ewing . (2014). ...
  • نمایش کامل مراجع