CIVILICA We Respect the Science
(ناشر تخصصی کنفرانسهای کشور / شماره مجوز انتشارات از وزارت فرهنگ و ارشاد اسلامی: ۸۹۷۱)

Design of High-Speed Low-Power Dynamic Latched Comparator for Pipeline ADC Applications

عنوان مقاله: Design of High-Speed Low-Power Dynamic Latched Comparator for Pipeline ADC Applications
شناسه ملی مقاله: KBEI02_147
منتشر شده در دومین کنفرانس بین المللی مهندسی دانش بنیان و نوآوری در سال 1394
مشخصات نویسندگان مقاله:

Milad tarassod shoar - electrical engineering department sahand university of tech tabriz.iran
Esmaeel Najafi Aghdam - Associated professor of Electrical engeering sahand unviversity of tech tabriz iran
mohammad menhaj - electrical engineering department sahand university of tech tabriz.iran

خلاصه مقاله:
Analogue comparator along with preamplifier requires higher amount of current rather than the latch circuitry. This paper presents the design and analysis of a latch basedvoltage comparator using charge sharing circuit topology for low-power and high-speed applications such as pipeline ADCs.The focus of this design is minimization of propagation delay and power consumption of the comparator, which will improve the comparator performance. Compared to state-of-the-art powerefficientlatched comparators, this comparator provides lower power dissipation due to careful layout design and optimization.Simulation results have been obtained using 90nm TSMC-CMOS technology, for a 200MHz clocked comparator, considering 1 Vsupply voltage and 1V input range. Schematic and post-layout simulations along with Monte-Carlo analysis to define inputreferreddynamic offset voltage are verified using Cadence- Virtuoso designing tools

کلمات کلیدی:
analog to digital comparator (ADC); charge sharing comparator; low-power; propagation delay

صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/553197/