Very High Throughput Implementation of Advanced Encryption Standard (AES) Algorithm on FPGA
عنوان مقاله: Very High Throughput Implementation of Advanced Encryption Standard (AES) Algorithm on FPGA
شناسه ملی مقاله: JR_SPRE-1-4_001
منتشر شده در شماره 4 دوره 1 فصل در سال 1396
شناسه ملی مقاله: JR_SPRE-1-4_001
منتشر شده در شماره 4 دوره 1 فصل در سال 1396
مشخصات نویسندگان مقاله:
Mahdi Rahmanpour - Faculty of Electrical Engineering Islamic Azad University, South Tehran Branch Tehran, Iran
Amir Amirabadi Zavare - Faculty of Electrical Engineering Islamic Azad University, South Tehran Branch Tehran, Iran
خلاصه مقاله:
Mahdi Rahmanpour - Faculty of Electrical Engineering Islamic Azad University, South Tehran Branch Tehran, Iran
Amir Amirabadi Zavare - Faculty of Electrical Engineering Islamic Azad University, South Tehran Branch Tehran, Iran
An Advanced Encryption Standard (AES) algorithm is one of the most popular and most commonly used encryption algorithms. This algorithm can be implemented on microcontroller chips and FPGAs with various specifications. Also, the goals of implementing this algorithm are varied according to the application and requirements. In this paper, a project has been given that output very high data transfer rate equal 192 Gbps on the FPGA of the Virtex-7 (XC7VX330T-3FFG1157) from Xilinx. The extracted results of the implementation of the algorithm in the ISE 14.7 software show the maximum achievable clock frequency 500 MHz, with the parallel implementation of than three AES algorithms cores on a chip, higher speeds are also available.
کلمات کلیدی: Encryption, AES algorithm, High-Speed AES, Rijndael
صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/930756/