Improved drain current characteristics of tunnel field effect transistor with heterodielectric stacked structure

Publish Year: 1398
نوع سند: مقاله ژورنالی
زبان: English
View: 126

This Paper With 7 Page And PDF Format Ready To Download

  • Certificate
  • من نویسنده این مقاله هستم

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این Paper:

شناسه ملی سند علمی:

JR_IJND-10-4_006

تاریخ نمایه سازی: 17 خرداد 1401

Abstract:

In this paper, we proposed a ۲-D analytical model for electrical characteristics such as surface potential, electric field and drain current of Silicon-on-Insulator Tunnel Field Effect Transistor (SOI TFETs) with a SiO۲/High-k stacked gate-oxide structure. By using superposition principle with suitable boundary conditions, the Poisson’s equation has been solved to model the channel region potential. The modeled channel potential is to calculate both vertical and lateral electric field.  ۲-D Kane’s model is used to calculate the drain current of TFET and the expression is taken out by analytically integrating the band-to-band tunneling generation rate over the thickness of channel region. The device is modeled in variation with different device parameters like channel length (LCH), dielectric thickness (tox), silicon thickness (tsi) and input voltage (Vds and Vgs). Also, the comparison of SiO۲ and stacked high k dielectric TFET is obtained. It has been found from the presented results that the hetero-dielectric stacked TFET structure provides ON current ۱۰-۶A/um. However, SiO۲ dielectric structure provides the ON current of ۱۰-۸A/um. The proposed model is validated by comparing it with Technology Computer-Aided Design (TCAD) simulation results obtained by using SILVACO ATLAS device simulation software.

Authors

Vimala Palanichamy

Associate Professor, Department of Electronics and Communication Engineering, Dayananda Sagar College of Engineering, Bangalore, India.

Netravathi Kulkarni

PG Scholar, Department of Electronics and Communication Engineering, Dayananda Sagar College of Engineering, Bangalore, India.

Arun Samuel Thankamony Sarasam

Associate Professor, Department of Electronics and Communication Engineering, National Engineering College, Kovilpatti, Tamilnadu, India.

مراجع و منابع این Paper:

لیست زیر مراجع و منابع استفاده شده در این Paper را نمایش می دهد. این مراجع به صورت کاملا ماشینی و بر اساس هوش مصنوعی استخراج شده اند و لذا ممکن است دارای اشکالاتی باشند که به مرور زمان دقت استخراج این محتوا افزایش می یابد. مراجعی که مقالات مربوط به آنها در سیویلیکا نمایه شده و پیدا شده اند، به خود Paper لینک شده اند :
  • Choi W.Y., Park B.G., Lee J. D., Liu T. J. ...
  • Zhang Q., Zhao W., Seabaugh A., (۲۰۰۶), Low-subthreshold-swing Tunnel Transistors. ...
  • Vimala P., Balamurugan N. B., (۲۰۱۳), Modelling the centroid and ...
  • Vimala P., Balamurugan N. B., (۲۰۱۴), New analytical model for ...
  • Choi W. Y., Song J. Y., Lee J. D., Park ...
  • Kam H., Lee D. T., Howe R. T., King T.-J., ...
  • Abele N., Fritschi N., Boucart K., Casset F., Ancey P., ...
  • Wang P.-F., Hilsenbeck K., Nirschl T., Oswald M., Stepper C., ...
  • Choi W. Y., Song J. Y., Lee J. D., Park ...
  • Boucart K., Ionescu A. M., (۲۰۰۷), Double-gate tunnel FET with ...
  • Kumar S., Goel E., Singh K., Singh B., Kumar M., ...
  • Chiang T. K., Chen M. L., (۲۰۰۷), Analytical modeling of ...
  • Rupam G., Brinda B., (۲۰۱۷), An analytical model of drain ...
  • Jiang S. Y., Yuan Y., Wang X., Chen L., Zhu ...
  • Lee M. J., Choi W. Y., (۲۰۱۱), Analytical model of ...
  • Kane E. O., (۱۹۶۰), Zener tunneling in Semiconductors. J. Phys. ...
  • نمایش کامل مراجع