Improving table control speed on the OpenFlow switch on the FPGA platform using the pipeline structure

Publish Year: 1402
نوع سند: مقاله کنفرانسی
زبان: English
View: 83

This Paper With 8 Page And PDF Format Ready To Download

  • Certificate
  • من نویسنده این مقاله هستم

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این Paper:

شناسه ملی سند علمی:

ITCT20_057

تاریخ نمایه سازی: 5 مهر 1402

Abstract:

In this paper, the design, synthesis and, simulation of the controlling block table is done on the FPGA's processing chip. The design of the controlling block current tables will be based on decreasing delays and improving the efficiency for the optimization ,furthermore improving the switch performance is the innovation of this research. In order to achieve this goal, the results of simulation and synthesis have been compared with several similar researches carried out in this regard. the new proposed architecture, combining the two methods of pipeline andMemory parallelization are presented and the simulation results and implementation are obtained as well. According to the results obtained from the proposed structure that is designed as a pipeline, the flow search rate can reach ۴۰۰ MilionLookup / second that shows a significant improvement compared to other researches all around the world.

Authors

Elham Javaheri

Department of Computer, Faculty of Engineering, Central Tehran Branch, Islamic Azad University, Tehran, Iran

Samira Saeidi

Department of Computer, Faculty of Engineering, Central Tehran Branch, Islamic Azad University, Tehran, Iran