Gate Oxide Thickness and Drain Current Variation of Dual Gate Tunnel Field Effect Transistor

Publish Year: 1403
نوع سند: مقاله ژورنالی
زبان: English
View: 32

This Paper With 9 Page And PDF Format Ready To Download

  • Certificate
  • من نویسنده این مقاله هستم

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این Paper:

شناسه ملی سند علمی:

JR_IJE-37-3_009

تاریخ نمایه سازی: 21 بهمن 1402

Abstract:

Two-dimensional analytical modelling of Dual Material Gate Tunnel Field Effect Transistor with change in variation of gate oxide thickness (DMG-UOX-TFET) is proposed in this work. This proposed device employs dielectric materials such as hafnium oxide and silicon dioxide, with distinct oxide thicknesses. This device was invented using a technology-aided computer design tool in ۱۰ nm (۰.۰۱ µm) technology. This work investigates the impact of gate oxide thickness on the electrical characteristics of the proposed device, with a particular focus on drain current variation. The extensive simulations and key performance parameters of the proposed device were analyzed regarding gate oxide thickness. The various gate oxide thicknesses and their effects on the device subthreshold slope, On- current, Off- current, and on-off-current ratio were analyzed. The proposed device incorporates n-type operations within the gate overlap region, effectively mitigating the corner effect and the detrimental band-to-band tunneling that can degrade the on/off ratio. Through careful optimization of the doping concentration in the gate overlap region, achieved a remarkable ∼۴.۸ time enhancement in the on-current, while simultaneously reducing the average subthreshold swing from ۹۱.۳ mV/dec to ۵۲.۸ mV/dec.

Authors

S. Howldar

Department of Electronics and Communication Engineering, Koneru Lakshmaiah Education Foundation, Green Fields, Vaddeswaram, Andhra Pradesh, India

B. Balaji

Department of Electronics and Communication Engineering, Koneru Lakshmaiah Education Foundation, Green Fields, Vaddeswaram, Andhra Pradesh, India

K. Srinivasa Rao

Department of Electronics and Communication Engineering, Koneru Lakshmaiah Education Foundation, Green Fields, Vaddeswaram, Andhra Pradesh, India

مراجع و منابع این Paper:

لیست زیر مراجع و منابع استفاده شده در این Paper را نمایش می دهد. این مراجع به صورت کاملا ماشینی و بر اساس هوش مصنوعی استخراج شده اند و لذا ممکن است دارای اشکالاتی باشند که به مرور زمان دقت استخراج این محتوا افزایش می یابد. مراجعی که مقالات مربوط به آنها در سیویلیکا نمایه شده و پیدا شده اند، به خود Paper لینک شده اند :
  • Howldar S, Balaji B, Srinivasa Rao K. Design and Analysis ...
  • Gedam A, Acharya B, Mishra GP. Junctionless silicon nanotube TFET ...
  • نمایش کامل مراجع