Design of Merged Differential Cascode Voltage Switch with Pass-Gate (MDCVSPG) Logic for High-Performance Digital Systems

Publish Year: 1384
نوع سند: مقاله کنفرانسی
زبان: English
View: 2,396

This Paper With 5 Page And PDF Format Ready To Download

  • Certificate
  • من نویسنده این مقاله هستم

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این Paper:

شناسه ملی سند علمی:

ICEE13_024

تاریخ نمایه سازی: 27 آبان 1386

Abstract:

In this paper, a new high performance yet low power circuit technique called merged differential cascode voltage switch with pass- gate (MDCVSPG) is introduced. It combines the benefits of two logic styles of EDCVSL and DCVSPG. To verify the efficiency of the proposed logic, gates NAND, NOR, and XOR for the logic styles are simulated using HSPICE. The results show better performance and lower power onsumption for MDCVSPG compared to EDCVSL and DCVSPG. In addition, when is used in design of an 8 bit ripple carry adder, the proposed style consumes 38% less silicon area compared to DCVSPG. The area efficiency is due to a reduction of transistor number and layout complexity.

Authors

Majidzadeh

IC Design Laboratory, Department of Electrical and Computer Engineering, Faculty of Engineering, University of Tehran

Alavi

IC Design Laboratory, Department of Electrical and Computer Engineering, Faculty of Engineering, University of Tehran

Afzali-Kusha

IC Design Laboratory, Department of Electrical and Computer Engineering, Faculty of Engineering, University of Tehran

مراجع و منابع این Paper:

لیست زیر مراجع و منابع استفاده شده در این Paper را نمایش می دهد. این مراجع به صورت کاملا ماشینی و بر اساس هوش مصنوعی استخراج شده اند و لذا ممکن است دارای اشکالاتی باشند که به مرور زمان دقت استخراج این محتوا افزایش می یابد. مراجعی که مقالات مربوط به آنها در سیویلیکا نمایه شده و پیدا شده اند، به خود Paper لینک شده اند :
  • Impact؛ [4] M. Anis, M. Allam, and M.I. Elmasry, of ...
  • J. Rabaey, Digital Integrated Circuits: Design Perspective, Prentice-Hall, 2002. ...
  • A.P. Chandrakasan, R.W. Brodersen, Low Power Digital CMOS Design, Kluwer ...
  • ASIC/SOC Conference, 15th Annual IEEE International, 25-28 Sept. 2002 Pages: ...
  • M.Kontiala, M. Kulusa, J. Nurmi 4Comparision Of Static Logic Style ...
  • Zanjan, Iran, May 10-12, 2005. ...
  • نمایش کامل مراجع