CAFT: Cost-aware and Fault-tolerant routing algorithm in 2D mesh Network-on-Chip
Publish Year: 1398
Type: Journal paper
Language: English
View: 539
This Paper With 8 Page And PDF Format Ready To Download
- Certificate
- I'm the author of the paper
Export:
Document National Code:
JR_JACET-5-4_001
Index date: 11 December 2019
CAFT: Cost-aware and Fault-tolerant routing algorithm in 2D mesh Network-on-Chip abstract
By increasing, the complexity of chips and the need to integrating more components into a chip has made network –on- chip known as an important infrastructure for network communications on the system, and is a good alternative to traditional ways and using the bus. By increasing the density of chips, the possibility of failure in the chip network increases and providing correction and fault tolerance methods is one of the principles of today s chip design. Faults may have undesirable effects on the correct system operation and system performance. In this paper the communication infrastructure failure has been considered as same as link and router failure and the fault tolerance low cost routing algorithm has been suggested base on local fault information By using quad neighbor fault information to avoid back tracking in routing in order to select possible minimal path to destination. In this article, we have suggested cost aware fault tolerance (CAFT) routing algorithm. Our contribution in this algorithm is minimum local fault information, minimum routing decision overhead by implementing routing logic base and determining shortest possible path. For deadlock freedom using an additional virtual channel along Y dimension and prohibiting certain routing turns. In order to evaluate the performance of our routing, we compared it with other fault tolerant routing in terms of average packet latency, throughput and power.
CAFT: Cost-aware and Fault-tolerant routing algorithm in 2D mesh Network-on-Chip Keywords:
CAFT: Cost-aware and Fault-tolerant routing algorithm in 2D mesh Network-on-Chip authors
Akram Reza
Department of Computer Engineering, Shahr-e-Qods Branch, Islamic Azad University, Tehran, Iran
Parisa Jolani
Department of Computer Engineering, Science and Research Branch, Islamic Azad University, Tehran, Iran.
Midia Reshadi
Computer Engineering Department, Science and Research Branch, Islamic Azad University,Tehran,Iran
مراجع و منابع این Paper:
لیست زیر مراجع و منابع استفاده شده در این Paper را نمایش می دهد. این مراجع به صورت کاملا ماشینی و بر اساس هوش مصنوعی استخراج شده اند و لذا ممکن است دارای اشکالاتی باشند که به مرور زمان دقت استخراج این محتوا افزایش می یابد. مراجعی که مقالات مربوط به آنها در سیویلیکا نمایه شده و پیدا شده اند، به خود Paper لینک شده اند :