Reducing the Consumption Power in Flash ADC Using 65nm CMOS Technology
Publish place: Journal of Computer and Robotics، Vol: 5، Issue: 2
Publish Year: 1391
Type: Journal paper
Language: English
View: 458
This Paper With 6 Page And PDF Format Ready To Download
- Certificate
- I'm the author of the paper
Export:
Document National Code:
JR_JCR-5-2_003
Index date: 13 January 2018
Reducing the Consumption Power in Flash ADC Using 65nm CMOS Technology abstract
This paper presents a new method to reduce consumption power in flash ADC in 65nm CMOS technology. This method indicates a considerable reduction in consumption power, by removing comparators memories. The simulations used a frequency of 1 GHZ, resulting in decreased consumption power by approximately 90% for different processing corners. In addition, in this paper the proposed method was designed using interpolation technique for purpose of promoting the performance as well as decreasing the class of chip. The simulation results indicate that the consumption power for interpolation technique was decreased by approximately 5% compared to the proposed method. Also, we compare the results of the proposed technique with those of convertors frequently referred in other studies. The results show that the consumption power is considerably decreased, using the proposed technique.
Reducing the Consumption Power in Flash ADC Using 65nm CMOS Technology Keywords:
Reducing the Consumption Power in Flash ADC Using 65nm CMOS Technology authors
Nafise Haji-Karimi
Department of Electrical, Biomedical and Mechatronics Engineering, Qazvin Branch, Islamic Azad University, Qazvin, Iran
Mohamad Dosaranian-Moghadam
Department of Electrical, Biomedical and Mechatronics Engineering, Qazvin Branch, Islamic Azad University, Qazvin, Iran