BIST-based Testing and Diagnosis of LUTs in SRAM-based FPGAs
Publish place: Italian Journal of Science & Engineering، Vol: 1، Issue: 4
Publish Year: 1396
Type: Journal paper
Language: English
View: 565
This Paper With 10 Page And PDF Format Ready To Download
- Certificate
- I'm the author of the paper
Export:
Document National Code:
JR_IJSE-1-4_006
Index date: 10 April 2018
BIST-based Testing and Diagnosis of LUTs in SRAM-based FPGAs abstract
FPGA chips have wide applications in nowadays digital systems. Because of fault prone nature of FPGA chips, testing of them is one of the major challenges for designers. Among various test methods, the Built-in Self-Test (BIST) based ones have shown good performance. In this paper, we presented a BIST-based approach to test LUTs as most vulnerable part of FPGA chip. The BIST-based approach is off-line and has been accomplished within two FPGA configurations. Each configurable logic block (CLB) can be tested independently and there is no handshaking among various CLBs BIST cores. The proposed BIST architecture has been simulated in HSPICE based on 45-nm CMOS technology. Simulation results shown 100% coverage for single stuck at faults along with 19% area overhead due to additional BIST hardware and 25% increase in leakage power
BIST-based Testing and Diagnosis of LUTs in SRAM-based FPGAs Keywords:
BIST-based Testing and Diagnosis of LUTs in SRAM-based FPGAs authors
aHadi Jahanirad
Department of Electrical Engineering, University of Kurdistan, Sanandaj, Kurdistan, Iran
Hanieh Karam
Department of Electrical Engineering, University of Kurdistan, Sanandaj, Kurdistan, Iran