Parallel Processor Architecture with a New Algorithm for Simultaneous Processing of MIPS-Based Series Instructions
Publish place: Italian Journal of Science & Engineering، Vol: 1، Issue: 4
Publish Year: 1396
Type: Journal paper
Language: English
View: 568
This Paper With 7 Page And PDF Format Ready To Download
- Certificate
- I'm the author of the paper
Export:
Document National Code:
JR_IJSE-1-4_007
Index date: 10 April 2018
Parallel Processor Architecture with a New Algorithm for Simultaneous Processing of MIPS-Based Series Instructions abstract
Processors are main part of the calculation and decision making of a system. Today, due to the increasing need of industry and technology to faster and more accurate computing power, design and manufacture of parallel processing units, has been very much considered. One of the most important processor families used in various devises is the MIPS processors. This processor family had been considered in the telecom and control industry as a reasonable choice. In this paper, new architecture based on this processor, with new parallel processing design, is provided to allow parallel execution of instructions dynamically. Ultimately, the processor efficiency to several fold will be increased. In this architecture, new ideas for the issuance of instructions in parallel, intelligent detection of conditional jumps and memory management are presented.
Parallel Processor Architecture with a New Algorithm for Simultaneous Processing of MIPS-Based Series Instructions Keywords:
Parallel Processor Architecture with a New Algorithm for Simultaneous Processing of MIPS-Based Series Instructions authors
Ali Hadizadeh
Digital Systems Group, EE Faculty, Sharif University of Technology, Tehran, Iran
Ehsan Tanghatari
Digital Systems Group, EE Faculty, Sharif University of Technology, Tehran, Iran