سیویلیکا را در شبکه های اجتماعی دنبال نمایید.

Comparing Timing Parameters in Verilog vs. HSPICE

Publish Year: 1394
Type: Conference paper
Language: English
View: 529

This Paper With 10 Page And PDF Format Ready To Download

Export:

Link to this Paper:

Document National Code:

ECCONF01_003

Index date: 25 January 2017

Comparing Timing Parameters in Verilog vs. HSPICE abstract

A full adder is an important component in the design ofIntegrated Circuits. The goal of this paper is to becomefamiliar with the different layers of logic circuitssimulation. This is done here by designing a behavioralmodel of a one-bit adder in Verilog based on the timingparameters extracted from an exact simulation in Hspice.Next, a four-bit adder is designed by cascading the onebitadders in Verilog and a comparison is done betweenthe timing parameters extracted here and the parametersachieved from extracting the four-bit adder in Hspice.The propagation delays results from Verilog simulationare more than the exact results driven from the Hspice.

Comparing Timing Parameters in Verilog vs. HSPICE Keywords:

Comparing Timing Parameters in Verilog vs. HSPICE authors

Negin Mahnai

Shahid Bahonar University, Zarand High Education Center, Computer Engineering Faculty, Zarand, Kerman, Iran